Abstract
In this paper an analog voltage-mode median filter, which operates on a 3 × 3 kernel is presented. The filter is implemented in a 0.35 μm CMOS technology. The proposed solution is based on voltage comparators and a bubble sort configuration. As a result, a fast (34 ns) time response with low power consumption (1.25 mW for 3.3 V) is achieved. The key advantage of the configuration is relatively high accuracy of signal processing, which allows the calculation of the median of signals with the difference in amplitude as small as 10 mV. This feature allows the application of the filter to vision systems with up to 7 bit equivalent resolution. The analytical and statistical analysis of the filter resolution, and analysis of its speed limitations are presented and compared to measurement results. Based on the achieved results, a set of guidelines for the filter design and optimisation is presented.
Authors (4)
Cite as
Full text
- Publication version
- Accepted or Published Version
- License
- open in new tab
Keywords
Details
- Category:
- Articles
- Type:
- artykuł w czasopiśmie wyróżnionym w JCR
- Published in:
-
ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING
no. 76,
edition 2,
pages 233 - 243,
ISSN: 0925-1030 - Language:
- English
- Publication year:
- 2013
- Bibliographic description:
- Jendernalik W., Blakiewicz G., Jakusz J., Szczepański S.: A nine-input 1.25 mW, 34 ns CMOS analog median filter for image processing in real time// ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING. -Vol. 76, iss. 2 (2013), s.233-243
- Verified by:
- Gdańsk University of Technology
seen 118 times
Recommended for you
Analogue CMOS ASICs in Image Processing Systems
- W. Jendernalik,
- G. Blakiewicz,
- A. Handkiewicz
- + 1 authors