

#### BULLETIN OF THE POLISH ACADEMY OF SCIENCES TECHNICAL SCIENCES Vol. 55, No. 3, 2007

# Horizontally-split-drain MAGFET – a highly sensitive magnetic field sensor

# W. KORDALSKI<sup>1</sup>, M. POLOWCZYK<sup>1\*</sup>, and M. PANEK<sup>2</sup>

Department of Microelectronic Systems, Faculty of Electronics, Telecommunications and Informatics, Gdansk University of Technology, 11/12 Narutowicza St., 80-952 Gdańsk, Poland

<sup>2</sup>Faculty of Microsystem Electronics and Photonics, Wroclaw University of Technology,

11/17 Janiszewskiego St., 50-372 Wrocław, Poland

**Abstract.** We propose a novel magnetic field sensitive semiconductor device, viz., Horizontally-Split-Drain Magnetic-Field Sensitive Field-Effect Transistor (HSDMAGFET) which can be used to measure or detect steady or variable magnetic fields. Operating principle of the transistor is based on one of the galvanomagnetic phenomena and a Gradual Channel Detachment Effect (GCDE) and is very similar to that of Popovic and Baltes's SDMAGFET. The predicted absolute sensitivity of the new sensor can reach as high value as 1000 V/T. Furthermore, due to its original structure, the spatial resolution of the new MAGFET is very high which makes this device especially useful in reading magnetically encoded data or magnetic pattern recognition.

Key words: magnetic field-effect transistor (MAGFET), magnetic field measurement, magnetic pattern recognition.

# 1. Introduction

Density of magnetically written information on disk storage devices, magnetic field patterns, transaction cards, etc. is getting higher and higher therefore development of magnetic field sensors and systems reading magnetically encoded data requires continued improvement in MAGFET performance [1-3]. Spatial and magnetic resolutions of the MAGFET are parameters of crucial importance [1,2].

To meet requirements for the key parameters of the magnetotransistor, a conception of a novel semiconductor device, viz., Horizontally-Split-Drain Magnetic-Field Sensitive Field-Effect Transistor (HSDMAGFET) is proposed in this work. In the next section, the structure and operating principle of the new magnetotransistor are described. In Section 3, magnetic sensitivity of the new transistor is assessed, respectively, from first principles, and by comparing with experimental results for the SDMAGFET.

### 2. The new MAGFET and its operation

Figure 1 depicts the basic structure of the Horizontally-Split-Drain Magnetic-Field Sensitive Field-Effect Transistor with n-type channel [4,5]. The new device is a two-drain and two-gate enhancement-mode MOS-type transistor in which the drain regions are placed one under the other and isolated from each other with horizontal insulator layer. Positive voltages of the gates  $G_1$  and  $G_2$ ,  $V_{GS1}$  and  $V_{GS2}$ , induce an n-type channel in the transistor, and positive drain voltages,  $V_{DS1}$  and  $V_{DS2}$ , cause electrons to flow from the source S to the drains  $D_1$  and  $D_2$ , which is displayed in Fig. 1. This source current splitting between



Fig. 1. Basic structure of the new transistor after Refs. 4 and 5



Fig. 2. Simulated electron concentration profiles for various cross sections of the transistor channel of an n-MOSFET with the channel length L = 1  $\mu m$  after Ref. 8; effective gate-source voltage  $V_{GS}$  - VT = 0.5V,  $V_{DS}$  = 5V, and y is the distance from the transistor source

<sup>\*</sup>e-mail: mipol@eti.pg.gda.pl





W. Kordalski, M. Polowczyk, and M. Panek



Fig. 3. Dimensions of a simulated HSDMAGFET and calculated electron concentration distribution (in cm-3 ) in the transistor;  $V_{\rm DS1}=V_{\rm DS2}=9.2$  V,  $V_{\rm GS}=1$  V, Bz=0, t<sub>i</sub>=20 nm



Fig. 4. Simulated electron concentration profiles for two cross sections of the transistor channel of the HSDMAGFET of Fig. 3 made at abscissas  $X_1 = 4 \ \mu m$  (a), and  $X_2 = 11 \ \mu m$  (b)

electron streams flowing in the drains  $D_1$  and  $D_2$  is a consequence of a Gradual Channel Detachment Effect (GCDE). This phenomenon is to gradually thicken and move away the electron stream from the semiconductor

surface as values of the drain voltages are increasing. The effect stems from self-diffusion of moveable carriers and two-dimensional electric field distribution in the transistor channel and was demonstrated for the MOSFET, for example, in [6-8]. The GCDE is illustrated in Fig. 1 and clearly presented for MOS transistor in Fig. 2 where electron concentration profiles for various cross sections of the transistor channel are depicted.

We have simulated an HSDMAGFET structure with the use of PISCES IIB program. A two-dimensional picture



Fig. 5. Simulated output characteristics for the HSDMAGFET of Fig. 3; the channel width W=10  $\mu m,\,V_{\rm DS1}{=}V_{\rm DS2}$ 

of the electron distribution in a simulated HSDMAGFET with one gate is presented in Fig. 3 where dimensions of the device are also displayed. The results are obtained under the following biasing conditions: drain-to-source voltages  $V_{DSI} = V_{DS2} = 9.2$  V, gate-to-source voltage  $V_{GS} = 1$  V, an external magnetic induction z-component  $B_z = 0$  T; thickness of the splitting insulator layer  $t_i$  is equal to 20 nm. Fig. 4 depicts more precisely simulated electron concentration profiles for two cross sections made at abscissas  $X_1 = 4 \,\mu\text{m}$  and  $X_2 = 11 \,\mu\text{m}$  of the transistor channel of the HSDMAGFET of Fig. 2. For that specific bias of 9.2V at both drains, the drain currents  $I_{D1}$  and  $I_{D2}$  are equal to each other, which can be observed on simulated current-voltage output characteristics demonstrated in Fig. 5.

Referring to Figs. 1 to 4, we can assume the charge carriers in the channel to flow in the form of thin current layers. Each of the layers is becoming thicker and thicker as the distance from the source is increasing while Gauss's law and current continuity equation are fulfilled within each layer. Thicknesses of the drain regions,  $d_1$  and  $d_2$ , and the splitting insulator layer are as small as possible.

The basic equation for terminal currents of the device is as follows:

$$I_{S} = I_{D1} + I_{D2} \tag{1}$$

where  $I_s$  is the current injected into the channel through the source potential barrier, and  $I_{D1}$  and  $I_{D2}$  are currents flowing into, respectively, the drain  $D_1$  and  $D_2$ . Potential of



Horizontally-split-drain MAGFET - a highly sensitive magnetic field sensor

the gate  $G_{\scriptscriptstyle I}$  with respect to the source,  $V_{\scriptscriptstyle GSI}$ , determines the magnitude of  $I_{\scriptscriptstyle S}$ , and potential of the gate  $G_{\scriptscriptstyle 2}, V_{\scriptscriptstyle GS2}$ , has an impact on the ratio of current partition  $I_{\scriptscriptstyle DI}/I_{\scriptscriptstyle D2}$ . Thus the balance between drain currents can be achieved by changing the voltage  $V_{\scriptscriptstyle GS2}$ .

If we place the HSDMAFET in an external magnetic field, the Lorentz force acts on electrons moving in the channel [3]. Consequently, a magnetic induction *z*-component  $B_z$ , see Fig. 1, causes the current layers in the channel region to deflect up or down, depending on the direction of  $B_z$ . This leads to an asymmetry in the terminal drain currents, which is a measure of the magnetic field strength. An imbalance between the drain currents, defined as  $I_{D1}$ - $I_{D2}$ , is a function f(...) of the transistor channel width W, channel length L, biasing voltages  $V_{GS1}$ ,  $V_{GS2}$ ,  $V_{DSP}$ ,  $V_{DS2}$ , and magnetic induction B, which can be expressed as

$$I_{D1} - I_{D2} = f(W, L, V_{GS1}, V_{GS2}, V_{DS1}, V_{DS2}, B).$$
(2)

As to the structure and principle of operation, the new MAGFET is very similar to Popovic and Baltes's SDMAGFET, [3,9], which is presented in Fig. 6. The



Fig. 6. SDMAGFET after Refs. 3 and 9

SDMAGFET also comprises two drains, but they are placed side-by-side and vertically isolated, cf. Figs. 1 and 6. In Popovic and Baltes's sensor, the *x*-component  $B_x$  of a magnetic field deflects current lines in the plane *y*-*z* and finally an imbalance between  $I_{D1}$  and  $I_{D2}$  occurs, so the SDMAGFET is a sensor of the perpendicular-to-gate component of a magnetic field, and its spatial resolution is determined by the channel width W and length L.

#### 3. Sensitivity of the HSDMAGFET

Magnetic sensitivity of the new transistor is assessed in two ways in this section. First, the sensitivity is predicted from first principles, and finally by relating it to experimental results for the SDMAGFET available in the literature.

The relative magnetic sensitivity S[%/T] of the split-drain devices at small magnetic induction is defined as follows [3]:

$$S = \left| I_{S}^{-1} \frac{\partial \left( I_{D1} - I_{D2} \right)}{\partial B_{z}} \right| \Big|_{B_{z}} = 0$$
(3)

i.e., the partial derivative of the relative current imbalance with respect to the magnetic induction, taken at zero induction, which, for small  $B_{z}$ , can be replaced by [10,11]

$$S = \left| \frac{I_{D1} - I_{D2}}{(I_{D1} + I_{D2}) B_z} \right| \quad . \tag{4}$$

Due to horizontally split drains, manufacturing the new HSDMAGFET needs a modified CMOS technology that is not available to us therefore we are not able to present experimental results of the new device's magnetic sensitivity. However, the sensitivity can be predicted theoretically.



Fig. 7. Illustration of current density distribution in a neardrain cross section of the channel of a hypothetical HSDMAGFET: (a)  $B_z = 0$ , (b)  $B_z \neq 0$ . Arrows show a method of calculating the effective near-drain channel thickness d<sub>eff</sub>, where d<sub>1</sub> and d<sub>2</sub> are, respectively, the thickness of the drain  $D_1$  and drain  $D_2$ 



Let us consider an idealized picture of the current density *y*-component distribution  $J_y(x,L,z)$  in near-drain cross section of an HSDMAGFET displayed in Fig. 7a. In general, channel direct current  $I_{ch}$  through an arbitrary surface A perpendicular to the drawing plane in the transistor channel region can be expressed by

$$I_{ch} = -q \iint_{A} n(x, z) \mathbf{v}(x, z) \cdot d\mathbf{A} \quad (5)$$

where, q is electronic charge (magnitude), n(x,z) – electron density distribution in xz-plane (see Figs. 1, 2, and 4, and v(x,z) – the velocity vector of electrons in the channel. Particularly, referring to Fig. 7a, and assuming that the velocity *y*-component  $v_y(x,L)$  of current carriers (electrons) in appropriate regions of the plane y=L is independent of x and equal to  $v_y$ , we can write formulas for drain currents in the form

$$I_{D1} = q v_y W \int_{0}^{d_1} n(x, L) dx_{,}$$

(6)

$$I_{D2} = q v_y W \int_{d_1+t_i}^{d_1+t_i+d_2} n(x,L) dx$$
(7)

where  $t_i$  stands for thickness of the insulator separating the drains.

Introducing an average current density in the neighborhood of the splitting insulator,  $J_i$  (see Fig. 7a),

$$J_{i} = \left(J_{y}(d_{1}, L) + J_{y}(d_{1} + t_{i}, L)\right) / 2, \qquad (8)$$

we can define an effective channel thickness at the HSDMAGFET drain,  $d_{_{e\!f\!f\!}}$  as

$$d_{eff} = \left(\int_{0}^{d_{1}} J_{y}(x,L) \, dx + \int_{d_{1}+t_{i}}^{d_{1}+t_{i}+d_{2}} J_{y}(x,L) \, dx\right) / J_{i}.$$
 (9)

Assuming again that velocity *y*-component  $v_y(x,L)$  of current carriers in appropriate regions of the plane y=L is independent of *x*, equations (8) and (9) can be rewritten in the form:

$$J_{i} = q v_{y} \left( n(d_{1}, L) + n(d_{1} + t_{i}, L) \right) / 2, \quad (10)$$

$$d_{eff} = \frac{2 \left( \int_{0}^{d_{1}} n(x,L) \, dx + \int_{0}^{d_{1}+t_{i}+d_{2}} n(x,L) \, dx \right)}{n(d_{1},L) + n(d_{1}+t_{i},L)}.$$
(11)

As an external magnetic field acts on the HSDMAGFET, the Lorentz force causes the current layers in the channel region to deflect up or down (Fig. 1), depending on the direction of  $B_z$ . Introducing after [11] an effective current line deflection  $\varDelta$ , measured at the MAGFET drains (see Fig. 7b), and defined as [11]

$$\Delta = L \,\mu_n \left| B_z \right| \tag{12}$$

where  $\mu_n$  is the electron mobility in the channel, we can calculate the magnitude of the drain currents imbalance,  $\Delta I = I_{DI} - I_{D2}$ , produced by magnetic field *z*-component  $B_2$ , viz.,

$$|\Delta I| = |I_{D1} - I_{D2}| = \frac{2L\mu_n B_z}{d_{eff}} (I_{D1} + I_{D2}).$$
(13)

Inserting (13) into (4) and making use of (10) and (11) lead to the relative sensitivity S[%/T] of the HSDMAGFET

$$S = \frac{2 \mu_n L}{d_{eff}}, \qquad (14)$$

or, alternatively,

$$S = \frac{\mu_n L \left[ n(d_1, L) + n(d_1 + t_i, L) \right]}{\int_0^{d_1 + t_i + d_2} n(x, L) \, dx + \int_{d_1 + t_i}^{d_1 + t_i + d_2} n(x, L) \, dx}.$$
 (15)

The mobility  $\mu_n$  in (12)-(15) is an electric-fielddependent parameter and its dependence on the longitudinal electric field component in the channel can be described as follows [12]:

$$\mu_n = \frac{\mu_{n0}}{\left[1 + \left(\frac{E_0}{E_C}\right)^b\right]^{\frac{1}{b}}}, \qquad \left(E_0 = \frac{V_{DS}}{L}\right) \quad (16)$$

where  $\mu_{n0}$ ,  $E_c$ , and b are, respectively, low-field mobility, characteristic electric field, and a parameter  $(1 \le b \le 5)$ .

From (15) it follows, that the relative sensitivity S, reaches its maximum value when the current carrier concentration at the cross-section plane for y=L gets its maximum in the neighborhood of the splitting insulator. Strictly speaking, S reaches its maximum if the drain currents are balanced,  $I_{D1} = I_{D2}$ . This result converges well with the experimental results obtained for standard SDMAGFETs [10,11].

Based on the theoretical analysis outlined in this section, and also on the numerical simulation results (Fig. 4b) we can estimate the expected sensitivity of the proposed HSDMAGFET. Taking some additional realistic data:  $\mu_{no}=1000 \text{ cm}^2/(\text{Vs})$ ,  $E_c=10^3 \text{ V/cm}$ , b=2,  $L=10 \ \mu\text{m}$ ,  $V_{DS}=9.2$  V, the calculated sensitivity value can reach 100%/T, that is 50 times more than the experimental value 2-3 %/T obtained for the standard SDMAGFET [3,9-11].

#### Horizontally-split-drain MAGFET - a highly sensitive magnetic field sensor

The relative sensitivity S of the HSDMAGFET can also be related to that of known SDMAGFETs. Namely, based on experimental results for a complementary SDMAGFET pair given in Popovic and Baltes's work [9], we are able to estimate the predicted magnetic sensitivity of the device. In order for the estimation to be fairly reliable, the following assumptions are taken: both dimensions and working configuration of two complementary HSDMAGFETs are the same as those of the two complementary SDMAGFETs of work [9], current deflecting in the transistor channels is an isotropic phenomenon, and a parameter  $\Delta$ , see Fig. 7b, keeps the same value in either case (as it was mentioned above,  $\Delta$  is an effective current line deflection measured at the MAGFET drains and produced by variation in appropriate magnetic field components, respectively,  $\Delta B_{\rm s}$ for the HSDMAGFET and  $\Delta B_r$  for the SDMAGFET). Taking the above assumptions and results of [9] into account, referring to Figs. 1 to 4, 6 and 7, making a linear analysis, and neglecting some calculations, it can be shown that an arbitrarily defined sensitivity of MAGFET sensors to magnetic field satisfies an equation

$$S_{HSD} = \left( W / d_{eff} \right) S_{SD} \tag{17}$$

where  $d_{eff}$  is an effective channel thickness defined by (11), see also Fig. 7,  $S_{HSD}$  and  $S_{SD}$  are sensitivities defined in the same way but relating, respectively, to the HSDMAGFET sensor and the corresponding SDMAGFET sensor. Obviously, this is true if the *z*-component  $B_z$  of the magnetic field, see Fig. 1, is uniformly distributed in the transistor channel.

Thus, an arbitrarily defined sensitivity of a HSDMAGFET sensor can be hundreds or thousands of times higher than that of the SDMAGFET sensor working in the same configuration because the factor  $W/d_{eff}$  in (17) can take such a great value. For instance, an absolute measured sensitivity of the complementary SDMAGFET pair reported in [9] was of 1.2 V/T therefore the sensitivity of the analogous complementary HSDMAGFET pair can be of the order of 1000 V/T and more if the channel width W equals to 200  $\mu$ m and  $d_{eff}$  is of 0.2  $\mu$ m, cf. Fig. 2 and 7 as well as [6,7]. Such a high sensitivity of the new sensor seems to be possible to obtain due to the fact that the current line deflection  $\Delta$ leads to much bigger change in the current imbalance (2) in the case of the HSDMAGFET than that of the SDMAGFET.

Owing to its high geometrical resolution determined by W and  $d_{e\!/\!f\!}$ , the HSDMAGFET can be very suitable for the purpose of reading high-density magnetically encoded data.

## 4. Conclusions

Due to its high magnetic sensitivity and high spatial resolution, the conception of the new HSDMAGFET structure proposed in this paper is very promising for applications in magnetometry and reading magnetically encoded data of high density. However, developing a modification of standard CMOS technology is crucial to manufacture various magnetic field sensors based on the new HSDMAGFET.

References

- Z. Li and X. Sun, "Weak magnetic field pattern detection by CMOS magnetic latch", *IEEE Electron Devices Letters* 24 (10), 652–654 (2003).
- [2] N. O and A. Nathan, "CCD-based sensor array for magnetic pattern recognition", *IEDM Tech. Dig.*, 167–170 (1995).
- [3] H. Baltes and R. Popovic, "Integrated semiconductor magnetic field sensor", Proc. IEEE 74 (8), 1107-1132, (1986).
- [4] W. Kordalski, "Two-gate enhancement-mode MOS transistor", *Polish Patent* no.185178, 2002.
- [5] W. Kordalski, M. Polowczyk, J. Czerwinski, J. Dzierzko, and L. Dobrzanski, "Device for measurement and/or detection of magnetic field", *Polish Patent Application* no. P346093, 2001.
- [6] S. Selberherr, Analysis and Simulation of Semiconductor Devices, Springer-Verlag, Wien, 1984.
- [7] K. Yamaguchi, "Field-dependent mobility model for twodimensional numerical analysis of MOSFET's", *IEEE Trans. on Electron Devices* ED-26 (7), 1068-1074 (1979).
- [8] D. Tomaszewski and W. Kordalski, "Simulation with the use of ATLAS (Silvaco Int., 1998)", unpublished.
- [9] R. Popovic and H. Baltes, "A CMOS magnetic field sensor", *IEEE J. Solid-State Circuits* SC-18 (4), 426-428 (1983).
- [10] J.W.A. Kluge and W.A. Langheinrich, "An analytical model of MAGFET sensitivity including secondary effects using a continuous description of the geometric correction factor G", *IEEE Trans. on Electron Devices* ED-46 (1), 89-95 (1999).
- [11] R. Rodriguez-Torres, E.A. Gutierrez-Dominguez, R. Klima, and S. Selberherr, "Analysis of split-drain MAGFETs", *IEEE Trans. on Electron Devices* ED-51 (12), 2237-2245 (2004).
- [12] S.M. Sze, *Physics of Semiconductor Devices*, John Willey & Sons, 1981.