Implementation of multi-operand addition in FPGA using high-level synthesis - Publication - Bridge of Knowledge

Search

Implementation of multi-operand addition in FPGA using high-level synthesis

Abstract

The paper presents the results of high-level synthesis (HLS) of multi-operand adders in FPGA using the Vivado Xilinx environment. The aim was to estimate the hardware amount and latency of adders described in C-code. The main task of the presented experiments was to compare the implementations of the carry-save adder (CSA) type multi-operand adders obtained as the effect of the HLS synthesis and those based on the basic component being 4-operand adder with fast carry-chain available in FPGA’s implemented in Verilog. However, the HLS synthesis simplifies the design and prototyping process but the received results indicate that the circuit obtained as the result of such synthesis requires twice more resources and is slower than its counterpart design using Verilog.

Citations

  • 0

    CrossRef

  • 0

    Web of Science

  • 0

    Scopus

Cite as

Full text

download paper
downloaded 856 times
Publication version
Accepted or Published Version
License
Creative Commons: CC-BY-NC-ND open in new tab

Keywords

Details

Category:
Articles
Type:
artykuły w czasopismach recenzowanych i innych wydawnictwach ciągłych
Published in:
Przegląd Elektrotechniczny pages 170 - 173,
ISSN: 0033-2097
Language:
English
Publication year:
2018
Bibliographic description:
Smyk R., Czyżak M.: Implementation of multi-operand addition in FPGA using high-level synthesis// Przegląd Elektrotechniczny. -., nr. 2 (2018), s.170-173
DOI:
Digital Object Identifier (open in new tab) 10.15199/48.2018.02.39
Sources of funding:
  • Statutory activity/subsidy
Verified by:
Gdańsk University of Technology

seen 161 times

Recommended for you

Meta Tags