HIGH LEVEL SYNTHESIS IN FPGA OF TCS/RNS CONVERTER - Publikacja - MOST Wiedzy

Wyszukiwarka

HIGH LEVEL SYNTHESIS IN FPGA OF TCS/RNS CONVERTER

Abstrakt

The work presents the design process of the TCS/RNS (two's complement–to– residue) converter in Xilinx FPGA with the use of HLS approach. This new approach allows for the design of dedicated FPGA circuits using high level languages such as C++ language. Such approach replaces, to some extent, much more tedious design with VHDL or Verilog and facilitates the design process. The algorithm realized by the given hardware circuit is represented as the program in C++. The performed design experiments had to show whether the obtained structures of TCS/RNS converter are acceptable with respect to speed and hardware complexity. The other aim of the work was to examine whether it is enough to write the program in C++ with the use of basic arithmetic operators or bit–level description is necessary. Finally, we present the discussion of results of the TCS/RNS converter design in Xilinx Vivado HLS environment.

Cytowania

  • 0

    CrossRef

  • 0

    Web of Science

  • 0

    Scopus

Słowa kluczowe

Informacje szczegółowe

Kategoria:
Publikacja w czasopiśmie
Typ:
artykuły w czasopismach recenzowanych i innych wydawnictwach ciągłych
Opublikowano w:
Poznan University of Technology Academic Journals. Electrical Engineering strony 143 - 154,
ISSN: 1897-0737
Język:
angielski
Rok wydania:
2017
Opis bibliograficzny:
Smyk R., Czyżak M.: HIGH LEVEL SYNTHESIS IN FPGA OF TCS/RNS CONVERTER// Poznan University of Technology Academic Journals. Electrical Engineering. -., nr. 91 (2017), s.143-154
DOI:
Cyfrowy identyfikator dokumentu elektronicznego (otwiera się w nowej karcie) 10.21008/j.1897-0737.2017.91.0014
Weryfikacja:
Politechnika Gdańska

wyświetlono 157 razy

Publikacje, które mogą cię zainteresować

Meta Tagi